Implementation of Novel Reversible Multiplier Architecture Using Reversible 4*4 TSG Gate

ICIEMS 2014

My Reading Lists:

Create a new list

Check-In

×Close
Add an optional check-in date. Check-in dates are used to track yearly reading goals.
Today



Download Options

Buy this book

Last edited by Shanmuga Priyan
July 2, 2014 | History

Implementation of Novel Reversible Multiplier Architecture Using Reversible 4*4 TSG Gate

ICIEMS 2014

In the recent years, reversible logic has emerged as a promising technology having its applications in low power CMOS, quantum computing, nanotechnology, and optical computing. The classical set of gates such as AND, OR, and EXOR are not reversible. Recently a 4 * 4 reversible gate called “TSG” is proposed. The most significant aspect of the proposed gate is that it can work singly as a reversible full adder, that is reversible full adder can now be implemented with a single gate only. This paper proposes a NXN reversible multiplier using TSG gate. It is based on two concepts. The partial products can be generated in parallel with a delay of d using Fredkin gates and thereafter the addition can be reduced to log 2N steps by using reversible parallel adder designed from TSG gates. Similar multiplier architecture in conventional arithmetic (using conventional logic) has been reported in existing literature, but the proposed one in this paper is totally based on reversible logic and reversible cells as its building block. A 4x4 architecture of the proposed reversible multiplier is also designed. It is demonstrated that the proposed multiplier architecture using the TSG gate is much better and optimized, compared to its existing counterparts in literature; in terms of number of reversible gates and garbage outputs. Thus, this paper provides the initial threshold to building of more complex system which can execute more complicated operations using reversible logic.

Publish Date
Language
English
Pages
487

Buy this book

Previews available in: English

Edition Availability
Cover of: Implementation of Novel Reversible Multiplier Architecture Using Reversible 4*4 TSG Gate
Implementation of Novel Reversible Multiplier Architecture Using Reversible 4*4 TSG Gate: ICIEMS 2014
2014, Association of Scientists, Developers and Faculties
Paperback in English

Add another edition?

Book Details


Edition Notes

Published in
India

Contributors

Editor
Kokula Krishna Hari K
Indexer
Shanmugapriyan Thiagarajan
Preface
JBV Subramaniyam
Publisher
ASDF India

The Physical Object

Format
Paperback
Pagination
1
Number of pages
487
Weight
2.2 kilos

ID Numbers

Open Library
OL25447231M
Internet Archive
iciems2014055
ISBN 13
9788192523330

Community Reviews (0)

Feedback?
No community reviews have been submitted for this work.

Lists

This work does not appear on any lists.

History

Download catalog record: RDF / JSON
July 2, 2014 Created by Shanmuga Priyan Added new book.