An edition of Low Power Digital CMOS Design (1995)

Low Power Digital CMOS Design

  • 0 Ratings
  • 0 Want to read
  • 0 Currently reading
  • 0 Have read
Not in Library

My Reading Lists:

Create a new list

Check-In

×Close
Add an optional check-in date. Check-in dates are used to track yearly reading goals.
Today

  • 0 Ratings
  • 0 Want to read
  • 0 Currently reading
  • 0 Have read

Buy this book

Last edited by MARC Bot
July 5, 2019 | History
An edition of Low Power Digital CMOS Design (1995)

Low Power Digital CMOS Design

  • 0 Ratings
  • 0 Want to read
  • 0 Currently reading
  • 0 Have read

Power consumption has become a major design consideration for battery-operated, portable systems as well as high-performance, desktop systems. Strict limitations on power dissipation must be met by the designer while still meeting ever higher computational requirements. A comprehensive approach is thus required at all levels of system design, ranging from algorithms and architectures to the logic styles and the underlying technology. Potentially one of the most important techniques involves combining architecture optimization with voltage scaling, allowing a trade-off between silicon area and low-power operation. Architectural optimization enables supply voltages of the order of 1 V using standard CMOS technology. Several techniques can also be used to minimize the switched capacitance, including representation, optimizing signal correlations, minimizing spurious transitions, optimizing sequencing of operations, activity-driven power down, etc. The high- efficiency of DC-DC converter circuitry required for efficient, low-voltage and low-current level operation is described by Stratakos, Sullivan and Sanders. The application of various low-power techniques to a chip set for multimedia applications shows that orders-of-magnitude reduction in power consumption is possible. The book also features an analysis by Professor Meindl of the fundamental limits of power consumption achievable at all levels of the design hierarchy. Svensson, of ISI, describes emerging adiabatic switching techniques that can break the CV2f barrier and reduce the energy per computation at a fixed voltage. Srivastava, of AT&T, presents the application of aggressive shut-down techniques to microprocessor applications.

Publish Date
Publisher
Springer US
Language
English
Pages
409

Buy this book

Previews available in: English

Edition Availability
Cover of: Low Power Digital CMOS Design
Low Power Digital CMOS Design
1995, Springer US
electronic resource / in English

Add another edition?

Book Details


Edition Notes

Online full text is restricted to subscribers.

Also available in print.

Mode of access: World Wide Web.

Published in
Boston, MA

Classifications

Dewey Decimal Class
621.3815
Library of Congress
TK7888.4, TK7867-7867.5

The Physical Object

Format
[electronic resource] /
Pagination
1 online resource (xi, 409 p.)
Number of pages
409

ID Numbers

Open Library
OL27071872M
Internet Archive
lowpowerdigitalc00chan
ISBN 10
1461359848, 1461523257
ISBN 13
9781461359845, 9781461523253
OCLC/WorldCat
852790355

Community Reviews (0)

Feedback?
No community reviews have been submitted for this work.

Lists

This work does not appear on any lists.

History

Download catalog record: RDF / JSON
July 5, 2019 Created by MARC Bot import new book